在线免费观看成年人视频-在线免费观看国产-在线免费观看国产精品-在线免费观看黄网站-在线免费观看精品

產品分類

當前位置: 首頁 > 工業電子產品 > 無源元器件 > MOSFET

類型分類:
科普知識
數據分類:
MOSFET

MOSFETs Target the Major Efficiency Losses in DC/DC Converters

發布日期:2022-10-09 點擊率:61

       
The silicon MOSFET has become a key component in the design of DC/DC converters, providing the high-speed switching and current-handling capability needed to implement high-efficiency, pulse-width-modulation-based control strategies. The drive towards higher efficiency is placing more intense demands on MOSFETs, particularly in designs that have constraints on size, reducing the amount of space that can be given over to heatsinks and other cooling assistance.

The trends are pushing towards the use of MOSFETs that offer reduced Rds(on), as well as offering low switching losses through good charge-storage characteristics. This article will examine a number of the key parameters for MOSFETs in typical DC/DC converter applications.

The metal-oxide semiconductor field-effect transistor (MOSFET) has become a key feature of power-conversion circuits. Its low-charge storage compared to bipolar circuits has made it the component of choice for handling the high-power functions in switched-mode DC/DC converters.

The typical DC/DC converter employs two MOSFETs. One is the control or high-side FET, marked as Q1 in Figure 1. The other is the synchronous or low-side FET, which is marked as Q2 in Figure 1. The name for the low-side FET comes from the fact that the transistor connects the supply rail to ground. The high-side FET, conversely, connects the input and output supply rails.

Typical synchro<em></em>nous DC/DC converter

Figure 1: The architecture of a typical synchronous DC/DC converter.


The high- and low-side FETs are synchronized, which gives the switching converter its commonly used name of synchronous rectifier. only one switch can be open at any one time and the controller will generally organize switching events to prevent overlap in switching between the two transistors. One transistor will be switched off before the other is allowed to turn on. This behavior prevents losses caused by cross-conduction.

As well as the nominal maximum power that the DC/DC converter can deliver, the two MOSFETs need to handle voltage spikes caused by parasitic inductances and a current level equal to the maximum output current, plus 50 percent of the ripple current. Losses from the two transistors are important. Not only will static losses from the on-resistance through the transistor cause lower efficiency, but so will losses incurred during switching. The switching losses are especially important in DC/DC architectures that employ hard switching; this is where the transistor is exposed to non-zero voltage and current during switching events.

Hard switching tends to increase device stress, although this can be mitigated through the use of snubber circuits. The trend towards higher switching frequencies, with the aim of reducing electromagnetic interference and the size of the passive components needed by converters, has resulted in a shift away from hard-switching techniques. Many designers have gravitated towards soft switching, in which the state of the transistor is only allowed to change when either voltage or current are zero.

Soft-switching techniques take advantage of the resonant properties of the passive circuit elements in the DC/DC converter, the inductors and capacitors act to form a tank circuit with characteristic resonances. Designs have gone through a number of optimizations to overcome problems of high peak voltage and current values that are common to simpler zero-voltage or zero-current switching techniques. In these designs, the resonances are allowed to exhibit themselves just before switching events, allowing switching under zero-voltage or zero-current conditions using conventional pulse width modulation (PWM) switching algorithms.

Thanks to the use of soft-switching techniques, the stresses that transistors have to endure in a DC/DC converter have reduced, providing designers with the opportunity to trade-off factors such as breakdown voltage for better electrical performance in the operating region, such as on-resistance.

A number of factors contribute to discrete transistor on-resistance, and their weighting tends to change with the MOSFET requirements. For example, high-voltage MOSFETs see a much higher contribution to Rds(on) from doping in the epitaxial layers than those rated for lower voltages, which are typically used in lower-power and mobile systems. Increased doping levels are often used in high-voltage devices to increase the breakdown voltage, but this has the side effect of reducing conductivity. For low-voltage devices, the primary contribution to on-resistance comes from channel doping, with the metallization needed to pass signals within the device, as well as the parasitic JFET region and the epitaxial layer providing significant contributions.

One way in which manufacturers reduce Rds(on) is to split the MOSFET into numerous smaller devices that operate in parallel. Each miniature transistor forms a ‘cell’, often hexagonally packed to maximize density on the die. An individual die can contain thousands of such cells.

Another change from logic or analog transistor design often used in devices that are architected for low Rds(on), is the use of vertical device structures. The design provides a path for current flow that is less prone to the parasitics that reduce the performance of standard planar devices. In these architectures, the transistor is rotated so the current flow through the channel is vertical rather than in the plane of the silicon wafer. Typically, the drain is formed on the bottom surface of the wafer and provides a shorter distance for current to flow, which helps reduce on-resistance and increase converter efficiency.

A number of vendors have used a V-shaped groove to push the gate contact into the die. The source is effectively doubled in size. Two source regions lie on either side of the groove, making it possible to deliver a larger amount of current from the source to the drain. One issue with the VMOS structure is that high electric fields can develop at the point of the V. So manufacturers altered the shape to resemble a U by forming a trench with a flattened bottom in the surface of the die. Take, for example, the TrenchMOS process used by NXP Semiconductors’ PSMN1R2 logic-level voltage power transistors, among others. The trench is filled with polysilicon to form a gate electrode that reaches into the substrate. As with VMOS, the source electrode is wrapped around the gate. In an n-channel device, carriers flow through a thin n-doped epitaxial region to the n+-doped drain.

Typical trench-process MOSFET

Figure 2: Cross-section of a typical trench-process MOSFET.


A device such as the PSMN1R2-25YL can support drain-source voltages up to 25 V, suiting it for use in DC/DC converters that operate close to normal logic levels, and currents as high as 100 A. The use of the TrenchMOS process results in low Rds(on) and gate charge. The on-resistance is less than 2 mΩ, even at junction temperatures close to the qualified operating limit of 150°C when used in its PowerSO8-compatible LFPAK package. Gate charge is 105 nC at a gate-source voltage of 10 V.

The high- and low-side transistors within a DC/DC converter will generally have different requirements. In many cases, particularly with point-of-load (POL) applications that are now commonplace in electronic systems design, the input voltage will be higher than the output. The high-side device will have a short PWM duty cycle under most circumstances. As a result, switching losses will be more important than static losses.

To reduce switching losses, the transistor should have a low gate resistance (Rg) and gate inductance (Lg), which will reduce the switching time constant and therefore minimize the time it takes for the device to switch states. There should also be a low gate-drain capacitance to reduce the length of voltage transients, and a small gate-source capacitance to keep current transients short. These two capacitances are caused by overlap of the source and drain regions, and the polysilicon gate electrode above, which is separated from the source, channel, and drain by a dielectric material.

There is also a contribution from parasitic transistors that form between the source and the substrate silicon below the channel region, and also between the drain and the substrate.

This tends to lead to a small gate-charge figure. However, with MOSFETs, a low gate charge is generally accompanied by Rds(on). The trade-off between these values has led to the use of the figure of merit (FOM) for MOSFETs, which is the product of Rds(on) and gate charge. For a given process technology, the FOM will remain approximately constant, but gate charge and on-resistance can be shifted to suit a given application.

STMicroelectronics’ STripFET? family of devices offer Rds(on) values down to 1.55 mΩ at 10 V against a gate charge of under 50 nC. The logic-level gate STD30, conversely offers a higher on-resistance of 25 mΩ, but with a gate charge of just 18 nC.

For the low-side transistor in a synchronous DC/DC converter, the PWM cycle will generally be longer than that of the high side, so the conduction losses, caused by on-resistance, will generally be the primary concern. Although, its switching losses still have an impact, particularly at high frequencies of operation.

Because manufacturers have focused attention on the FOM performance of their devices over the past decade, other sources of inefficiency have become more prominent. For example, parasitic inductances in the package can lead to wasted energy, which led to the development of packages such as the PowerSO8 and later QFN.

International Rectifier developed its DirectFET packaging to fit an SO8 footprint but provide better electrical properties. Used in devices such as the IRF6337, the package uses a specially-designed passivation technology to allow the die to be attached almost directly to the PCB for low resistance and inductance, without the risk of solder shorting between the gate and source contacts. Die-free resistance compared to that of a conventional SO8 was reduced by more than 80 percent using the DirectFET package.

The 30 V IRF6337, which has logic-level gate control, offers an Rds(on) of 5.7 mΩ at 10 V with a total gate charge of 11 nC. The device takes advantage of another technique that manufacturers have used to improve the performance of power MOSFETs in low-side switches. This is to provide a second path for current to flow through the die, by integrating a Schottky diode. In general, a Schottky diode recovers more quickly than a MOSFET. This is a helpful attribute during the dead time as it prevents the body diode within the MOSFET from becoming active and storing charge. Reducing this body diode charge can yield efficiency improvements of up to 2 percent. The IRF6337 has a reverse recovery charge of 20 nC and reverse recovery time of less than 20 ns.

Vishay Siliconix’ SkyFET power MOSFETs provide integrated Schottky diodes. One example is the 30 V Si7772DP, which can deal with current pulses up to 50 A. The device offers an Rds(on) of 10 mΩ against a gate charge of less than 30 nC. The body-diode recovery time is typically 17 ns with a reverse recovery charge of less than 15 nC and a reverse transfer capacitance of 77 pF.

Diodes Inc. has also developed a range of diode-integrated MOSFETs for DC/DC converters and similar applications. Devices in the SiMFET family support logic-level gate control with drain-to-source voltages of up to 30 V. The on-resistance of the DMG4710SSS is 12.5 mΩ at 10 V with a gate charge of 43 nC. The reverse transfer capacitance for the device is 136 pF.

On Semiconductor has cut the Rds(on) of its NTMFS4898 30 V MOSFET to just 3 mΩ, combined with a gate charge of approximately 50 nC at 10 V, and coupled the transistor with an integrated Schottky diode to provide a reverse recovery charge of 17.3 nC and reverse recovery time of 26.7 ns.

A combination of process improvements and the addition of helper devices such as Schottky diodes, have given the MOSFET extremely-low values for key parameters such as on-resistance and gate charge. Further improvements are gradually reducing the impact of the package on performance, as well as second-order parameters that are now beginning to become significant in circuit design.

下一篇: 斷路器、隔離開關、接

上一篇: 索爾維全系列Solef?PV

推薦產品

更多
一区二三区在线 | 中国| 亚洲乱码一区AV春药高潮图片| 亚洲国产精品特色大片观看完整版 | 极品教师高清免费观看| 美女把尿口扒开让男人桶爽 | 不卡AV一区二区| 国产熟睡乱子伦视频在线观看| 久久久久亚洲AV综合仓井空| 青青青国产手线观看视频2019| 我把护士日出水了视频90分钟| 亚洲人女屁股眼HD| YW尤物爆乳网站点击进入| 国产精品一区二区手机在线观看| 久久久无码人妻精品无码| 日韩A片无码ⅩXXXX| 亚洲国产精品久久久久久| 9L国产精品久久久久麻豆| 国产精品亚洲专区无码破解版 | 夜夜躁狠狠躁日日躁2022| 被吊起来张开腿供人玩弄 | 国产AV无码专区亚洲AVJUL| 精品人妻少妇一级毛片免费 | 被两个老头咬住吃奶野战| 国产在线蜜乳一区二区三区| 女M羞辱调教视频网站| 无码人妻一区二区三区免费看成人| 夜间十八款禁用软件APP下载 | 久久无码专区国产精品S| 日日狠狠久久偷偷色综合| 亚洲无码视频一区二区| 大色堂午夜福利国产TV6080| 久久精品A一国产成人免费网站| 人人澡人人妻人人爽少妇| 亚洲娇小与黑人巨大交| YSL千人千色T9和T9的区别| 韩国精品久久久久久无码| 欧美一进一出抽搐大尺度视频| 亚洲AV第一成肉网肉片AV| WWW久久无码天堂MV| 精品国产AV色欲果冻传媒| 日本强伦姧人妻一区二区| 亚洲无人区码二码三码区别图| 丰满少妇邻居找我泻火| 裸身美女无遮挡永久免费视频| 天堂А√在线最新版在线| 中文字幕AV伊人AV无码AV| 国产嫖妓风韵犹存对白| 人妻少妇伦在线无码| 亚洲中文字幕无码一区二区三区| 国产98在线 | 免费| 蜜桃臀无码内射一区二区三区| 性av 丰满av 无码av| 北条麻妃一区二区三区AV高清| 久久久久久A亚洲欧洲AV冫| 我朋友的妻子2018| JIZZ在线观看中国少妇| 久久精品道一区二区三区| 婷婷丁香五月激情综合| CHINESE高潮收缩ORGASM| 久久精品国产精品亚洲蜜月| 污污污WWW精品国产网站 | 国产精华液一二三区别在哪| 欧美精品偷自拍另类在线观看| 亚洲精品在看在线观看| 国产精品99久久久久久宅男小说| 强奷秘书吸乳免费观看| 尤物AV无码国产在线看| 好紧我太爽了视频免费国产| 视频视频APP在线看| JAPANESE国产乱在线播放| 久久理论片午夜琪琪电影网| 校园H学长含着粉嫩小奶| 粗大猛烈进出高潮喷浆H| 尿眼BDSM奇特虐| 亚洲最新版AV无码中文字幕| 国产亚洲欧美另类一区二区三区 | 儿子第一次送妈妈母亲节礼物| 免费无码高H视频在线观看h | 精品久久久久久国产牛牛| 无码成人AAAAA毛片| 丁香花在线电影小说| 欧美一性一乱一交一视频| 曰批免费视频播放免费直播| 精品国产成人A区在线观看| 香蕉久久久久久AV成人| 国产AV精品白浆一区二| 日本适合十八岁以上的护肤品| 99热国产这里只有精品9| 乱人伦人妻中文字幕在线入口| 亚洲国产美女精品久久久| 国产无遮挡又黄又爽免费吃瓜视频 | AV无码久久久久不卡网站蜜桃| 麻豆人妻少妇精品无码专区2| 亚洲欧美精品伊人久久| 国产一区二区三区不卡在线观看| 天天爽狠狠噜天天噜日日噜| 豆国产93在线 | 亚洲| 日本插槽X8插槽怎么用的| YW尤物AV无码点击进入福利| 欧美黑人一级爽快片婬片高清 | 欧美精品久久天天躁| 24小时在线看免费观看直播| 乱人伦中文无码视频| 泑女网址WWW呦女| 狼友AV永久网站免费观看武| 亚洲中文字幕永久在线不卡| 久久精品国产精品亚洲| 亚洲无线码高清在线观看| 久久99国产精品尤物| 亚洲男人的天堂在线播放 | 亚洲精品夜夜夜妓女网| 精品国产YW在线观看| 亚洲精品一卡2卡三卡4卡5卡| 精品第一国产综合精品AⅤ| 亚洲大胸美女被操喷水| 精品国产免费第一区二区三区 | MD豆传媒一二三区进站口在线看| 欧美牲交黑粗硬大在线视频| JAPANESE春药高潮| 日本WWW一道久久久免费| 成人国内精品久久久久影院| 三个人C了我半小时| 高清中文字幕成人AV| 无码AV免费不卡在线观看| 国产免费一区二区三区免费视频 | 无码办公室丝袜OL中文字幕| 国产乱子伦一区二区三区=| 性一交一乱一伦一在线小视频| 国产在线观看无码免费视频| 亚洲国产精品VA在线看黑人| 久久精品国产9久久综合| 呦香8黝黝狖呦香8| 欧美成人一区二区三区| H无遮挡H无码黄3D漫画| 人妻少妇偷人精品无码| 东京热加勒比无码少妇| 无码精品尤物一区二区三区| 国产在线拍揄自揄拍无码| 亚洲欧美日韩综合一区| 久久婷婷五月综合色99啪AK| 939W78W78W乳液特色| 日本欧美一区二区三区乱码| 国产高清在线精品一本大道| 亚洲AV日韩AⅤ永久无码| 久久精品国产一区二区三区不卡| 中国西西大胆女人裸体艺术 | 国产精品久久久久精品香蕉爆乳 | 特级XXXXX欧美| 韩漫嘿啾漫画进入| 伊人色综合一区二区三区影院视频| 男女24式动态图| 宝贝我不想带小雨伞了| 污污污污污污WWW网站免费| 经典国产乱子伦精品视频| 曰本伦理漂亮妈妈| 人妻中文字幕乱人伦在线| 国产精品扒开腿做爽爽爽视频| 亚洲国产精品久久一线不卡| 蜜臀久久99精品久久久久久| 成人国内精品久久久久影院| 无码人妻一区二区三区免水牛视频 | 幼儿交1300部多少钱| 人妻熟女一区二区AⅤ| 国产精品无码无卡在线观看久| 亚洲一区二区三区AV无码| 欧美亚洲国产精品久久蜜芽直播 | 亚洲AV成人无码精品区| 邻居少妇张开双腿让我爽一夜 | MM1313亚洲国产精品无码试看| 天天摸夜夜添狠狠添婷婷| 久99久热爱视频精品免费37| JIZZJIZZ丝袜老师| 亚洲 精品 综合 精品 自拍| 乱人伦人成品精国产在线| 粉嫩粉嫩的18在线免免费观看| 亚洲国产欧美在线成人| 漂亮人妻中文字幕丝袜| 国产日韩AV在线播放| 18禁白丝JK自慰喷水无码| 天堂影院在线观看高清在线| 久久久久久精品久久久| 成人乱码一区二区三区AV| 亚洲成国产人片在线观看| 欧美亚洲日韩国产区三| 国产呻吟久久久久久久92| 专干日本熟妇人妻| 无码成人免费AV片在线观看| 狼人视频国产在线视频WWW色| 疯狂做受XXXX高潮不断| 亚洲综合天堂AV网站在线观看| 日韩午夜福利无码专区A| 久久AⅤ无码AV高潮AV喷吹| 差差差软件大全APP推荐免费| 亚洲精品成人AV| 日本人做暖免费高清视频| 精品久久久噜噜噜久久久| 成熟丰满熟妇自慰XXXXX| 亚洲午夜无码久久久久| 少妇做爰XXXⅩ性XXXHD| 毛茸茸性XXXX毛茸茸毛茸茸|